Title :
Single-chip 5.8GHz DSRC transceiver with dual-mode of ASK and Pi/4-QPSK
Author :
Sasho, Noboru ; Minami, Koichiro ; Fujita, Hiroaki ; Takahashi, Tomohiro ; Iimura, Kazumi ; Abe, Masayoshi ; Yasuda, Akihiro
Abstract :
We have developed a fully integrated 0.25 mum SiGe-BiCMOS transceiver with a power amplifier (PA), transmit / receive switch (T/R SW), orthogonal modulator / demodulator, received signal strength indicator (RSSI), and phase locked loop (PLL) for Dedicated Short Range Communications (DSRC) mobile terminals with Amplifier Shift Keying (ASK) and Pi/4- shifted Quadrature Phase Shift Keying (Pi/4-QPSK) dual-mode modulation. Transmitter architecture is based on the sliding-IF topology using 4.6 GHz VCO and a 1/4 divider. Receiver architecture is based on the fixed-IF super-heterodyne. For image spurious rejection in the transmitter, a passive band elimination filter (BEF) comprised of a differential inductor is implemented. The 3.1mm x 2.97 mm die is packaged in 5.8 mm x 5.8 mm 48 pin- VQFN.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; power amplifiers; quadrature phase shift keying; transceivers; ASK; BEF; BiCMOS transceiver; DSRC transceiver; PLL; QPSK; RSSI; amplifier shift keying; dedicated short range communications mobile terminals; dual-mode modulation; orthogonal modulator/demodulator; passive band elimination filter; phase locked loop; power amplifier; quadrature phase shift keying; received signal strength indicator; Amplitude shift keying; Communication switching; Demodulation; Mobile communication; Phase locked loops; Phase modulation; Power amplifiers; Switches; Transceivers; Transmitters; ASK; DSRC; ETC; Pi/4-QPSK; RSSI; SiGe-BiCMOS; T/R SW; power amplifier; transceiver;
Conference_Titel :
Radio and Wireless Symposium, 2008 IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
978-1-4244-1462-8
Electronic_ISBN :
978-1-4244-1463-5
DOI :
10.1109/RWS.2008.4463613