DocumentCode :
3146161
Title :
Analysis of jitter accumulation in interleaved phase frequency detectors for high-accuracy on-chip jitter measurements
Author :
Sakurai, Masato ; Niitsu, Kiichi ; Harigai, Naohiro ; Hirabayashi, Daiki ; Oki, Daiki ; Yamaguchi, Takahiro J. ; Kobayashi, Haruo
Author_Institution :
Dept. of Electron. Eng., Gunma Univ., Gunma, Japan
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
146
Lastpage :
149
Abstract :
This work presents the analysis of jitter accumulation in interleaved phase frequency detectors for high-accuracy on-chip jitter measurements. Jitter accumulation in phase frequency detector degrades the accuracy of on-chip jitter measurements, and required to be mitigated. In order to estimate the jitter accumulation in phase frequency detectors, SPICE simulation was performed with 65 nm CMOS technology. Simulation results show that, with a 50 mV power supply noise injection, jitter accumulation can be reduced from 1.03 ps to 0.49 ps (52% reduction) by using an interleaved architecture.
Keywords :
CMOS integrated circuits; jitter; CMOS technology; SPICE simulation; high-accuracy on-chip jitter measurements; interleaved phase frequency detectors; jitter accumulation; BIST; PLL; design for testability; jitter; on-chip measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138668
Filename :
6138668
Link To Document :
بازگشت