• DocumentCode
    3146969
  • Title

    A 166.7 Mhz 1920×1080 60fps H.264/SVC video decoder

  • Author

    Cho, Seunghyun ; Park, Seong Mo ; Eum, Nak-Woong

  • Author_Institution
    SoC Res. Dept., Electron. & Telecommun. Res. Inst., Daejeon, South Korea
  • fYear
    2011
  • fDate
    17-18 Nov. 2011
  • Firstpage
    278
  • Lastpage
    281
  • Abstract
    In this paper, a hardware design of an H.264/SVC video decoder is presented. Large size inter-coded pictures in a high frame rate require a high external memory bandwidth in decoding process. Inter-layer predictions of SVC further increase data transfer from or to an external memory. A cache-based motion compensation to sufficiently reduce overhead cycles for external SDRAM access and the bandwidth requirement is proposed. Much variation of macroblock processing cycles for CABAC decoding is another obstacle to design a SVC video decoder with macroblock based pipelining scheme. A frame level delaying method is proposed to remove the cycle variations, so that the decoder works with a steady throughput. The proposed SVC decoder shows HD1080p 60fps of decoding capability operating at 166.7MHz.
  • Keywords
    decoding; pipeline processing; video codecs; video coding; CABAC decoding; H.264/SVC video decoder; SVC video decoder design; bandwidth requirement; cache-based motion compensation; data transfer; decoding process; external SDRAM access; frequency 166.7 MHz; hardware design; high external memory bandwidth; inter-layer predictions; large size inter-coded pictures; macroblock based pipelining scheme; macroblock processing cycles; overhead cycles; CABAC; Cache; H.264; Motion Compensation; SVC; Scalable Video Coding;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    SoC Design Conference (ISOCC), 2011 International
  • Conference_Location
    Jeju
  • Print_ISBN
    978-1-4577-0709-4
  • Electronic_ISBN
    978-1-4577-0710-0
  • Type

    conf

  • DOI
    10.1109/ISOCC.2011.6138764
  • Filename
    6138764