DocumentCode :
3148915
Title :
An efficient architecture design for VGA monitor controller
Author :
Tran, Van-Huan ; Tran, Xuan-Tu
Author_Institution :
SIS Lab., Univ. of Eng. & Technol., Hanoi, Vietnam
fYear :
2011
fDate :
16-18 April 2011
Firstpage :
3917
Lastpage :
3921
Abstract :
In this paper, we present the design and implementation of an efficient hardware architecture for VGA monitor controllers based on FPGA technology. The design is compatible with PLB bus and has a high potential to be used in Xilinx FPGA-based systems. The ability to provide multiple display resolutions (up to WXGA 1280×800) and a customizable internal FIFO make the proposed architecture suitable for several FPGA devices. Furthermore, we have also offered a useful software library to enable the text mode feature. These highlight features have been validated through the demonstration of an application.
Keywords :
computer displays; field buses; field programmable gate arrays; FPGA technology; PLB bus; VGA monitor controller; Xilinx FPGA-based systems; field programmable gate array; processor local bus; software library; video graphics array; Clocks; Computer architecture; Field programmable gate arrays; Monitoring; Pixel; Timing; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, Communications and Networks (CECNet), 2011 International Conference on
Conference_Location :
XianNing
Print_ISBN :
978-1-61284-458-9
Type :
conf
DOI :
10.1109/CECNET.2011.5768261
Filename :
5768261
Link To Document :
بازگشت