DocumentCode :
3149868
Title :
A Multiprocessor Implementation of Relaxation-Based Electrical Circuit Simulation
Author :
Deutsch, J.T. ; Newton, A.R.
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
350
Lastpage :
357
Abstract :
The electrical circuit simulation of large integrated circuits is very expensive. New relaxation-based algorithms promise to reduce this cost by exploiting the properties of large networks. However, this speed improvement is not sufficient for the cost-effective analysis of very large circuits. While array processors have helped improve the performance of circuit simulators, further improvement can be achieved by the use of special-purpose multiprocessors. In this paper, the implementation of a relaxation-based circuit simulation algorithm, called Iterated Timing Analysis, on a multi-processor is described. Initial results indicate that this approach has a great deal of potential for reducing the cost of circuit simulation.
Keywords :
Capacitors; Circuit faults; Circuit simulation; Compaction; Design automation; Gaussian processes; Integrated circuit layout; Nonlinear equations; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585818
Filename :
1585818
Link To Document :
بازگشت