DocumentCode :
3150916
Title :
SPIDER, A Chip Planner for ISL Technology
Author :
Rao, P. ; Ramnarayan, R. ; Zimmermann, G.
Author_Institution :
Honeywell Computer Science Center, Bloomington, MN
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
665
Lastpage :
666
Abstract :
Chip planning refers to organizing the layout of a chip and determining the feasibility of integration of a design without performing a detailed layout. This paper describes a chip planning tool called SPIDER (Spatial Planning and Interactive Development Environment for Research), for planning the layout of custom VLSI chips specific to ISL (Integrated Schottky Logic) technology. The tool provides estimates for function block areas, interconnection wiring space and a floorplan. Novel features of the chip planner are described. These include, the idea of a sizing model and algorithms for dimension allocation.
Keywords :
Computer science; Convergence; Iterative algorithms; Logic; Organizing; Space technology; Technology planning; Tree data structures; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585875
Filename :
1585875
Link To Document :
بازگشت