DocumentCode :
3151781
Title :
Using well/substrate bias manipulation to enhance voltage-test-based defect detection
Author :
Gattiker, Anne ; Nigh, Phil
fYear :
2011
fDate :
20-22 Sept. 2011
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes methods for taking advantage during voltage-based production test of the capability to control well and substrate (body) biases separately from the chip´s VDD and GND. Such control is a by-product of a low-power design strategy that allows parts or all of the chip to go into low-power reduced-leakage states. The proposed test methods use body bias manipulation to increase or decrease transistor threshold voltages. Unlike related methods that rely on weakening transistors, the proposed methods are shown to enhance defect detectability by both weakening and strengthening transistors and by exploiting the ability to weaken/strengthen nfets/pfets separately.
Keywords :
integrated circuit design; integrated circuit testing; low-power electronics; GND; VDD; low-power design; low-power reduced-leakage states; nfets; pfets; transistor threshold voltages; voltage-based production test; voltage-test-based defect detection; Delay; Immune system; Logic gates; Substrates; Testing; Threshold voltage; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2011 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4577-0153-5
Type :
conf
DOI :
10.1109/TEST.2011.6139153
Filename :
6139153
Link To Document :
بازگشت