DocumentCode :
3152931
Title :
Modelling and simulation of re-entrant flow shop scheduling: An application in semiconductor manufacturing
Author :
El-Khouly, I.A. ; El-Kilany, K.S. ; El-Sayed, A.E.
Author_Institution :
Dept. of Ind. & Manage. Eng., Arab Acad. for Sci. & Technol., Alexandria, Egypt
fYear :
2009
fDate :
6-9 July 2009
Firstpage :
211
Lastpage :
216
Abstract :
Modelling and simulation is repeatedly being used as an effective tool that helps in understanding the underlying behaviour of a system and the interactions of its different variables; hence, the performance of that system can be improved. In this paper, simulation is used in the scheduling of re-entrant flow shop manufacturing systems with an application in semiconductor manufacturing. The process of wafer fabrication is arguably the most technologically complex and capital intensive stage in semiconductor manufacturing. This large-scale discrete-event process is highly re-entrant, and involves hundreds of machines, restrictions, and processing steps. Therefore, production control of wafer fabrication facilities (fab), specifically scheduling, is one of the most challenging problems that this industry faces. Dispatching rules have been extensively applied to the scheduling problems in semiconductor manufacturing. Also, lot release policies are commonly used in this manufacturing setting to further improve the performance of such systems and reduce its inherent variability. A simulation model has been developed for the Intel five-machine six step mini-fab using the Extendtrade simulation environment. The mini-fab has been selected as it captures the challenges involved in scheduling the highly re-entrant semiconductor manufacturing lines. A number of scenarios have been developed and are used to evaluate the effect of different dispatching rules and lot release policies on the selected performance measures. Results of simulation showed that the performance of the mini-fab can be drastically improved using a combination of dispatching rules and lot release policy.
Keywords :
discrete event systems; flow shop scheduling; integrated circuit manufacture; manufacturing systems; semiconductor device manufacture; semiconductor industry; Intel five-machine six step mini-fab; capital intensive stage; discrete-event process; dispatching rule; processing step; production control; reentrant flow shop scheduling; semiconductor manufacturing system; wafer fabrication; Dispatching; Fabrication; Job shop scheduling; Large-scale systems; Manufacturing processes; Manufacturing systems; Production control; Pulp manufacturing; Semiconductor device manufacture; Virtual manufacturing; dispatching rules; lot release policy; modelling and simulation; re-entrant flow shop; semiconductor manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers & Industrial Engineering, 2009. CIE 2009. International Conference on
Conference_Location :
Troyes
Print_ISBN :
978-1-4244-4135-8
Electronic_ISBN :
978-1-4244-4136-5
Type :
conf
DOI :
10.1109/ICCIE.2009.5223754
Filename :
5223754
Link To Document :
بازگشت