DocumentCode :
3153235
Title :
Modeling Switch-Level Simulation Using Data Flow
Author :
Ashok, V. ; Costello, R. ; Sadayappan, P.
Author_Institution :
Department of Computer and Information Science, The Ohio State University, Columbus, OH
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
637
Lastpage :
644
Abstract :
The complexity of simulating large circuits is a bottleneck in the design process. Considerable attention is being focused on using multiprocessing architectures to speed up simulation. In order to utilize these architectures one first needs to capture the parallelism inherent in the simulation process. This paper explores data flow graphs as a means of expressing the parallelism in switch-level simulation. These data flow graphs, when executed on general purpose or special purpose data flow machines should result in considerable speed up.
Keywords :
data-driven computation; data-flow; distributed processing; switch-level simulation; Circuit simulation; Computational modeling; Computer architecture; Engines; Equations; Flow graphs; Hardware; Parallel processing; Switches; Switching circuits; data-driven computation; data-flow; distributed processing; switch-level simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586010
Filename :
1586010
Link To Document :
بازگشت