DocumentCode :
3153718
Title :
PLA Driver Selection: An Analytic Approach
Author :
Obermeier, Fred W. ; Katz, Randy H.
Author_Institution :
Computer Science Division, Electrical Engineering and Computer Sciences Department, University of California, Berkeley, CA
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
798
Lastpage :
802
Abstract :
Few integrated circuit design tools support the rapid exploration of the design space across performance alternatives. Such a tool must rely on extensive analysis of fundamental design issues, to provide the basis for this exploration. These detailed analyses are summarized as simple "rules-of-thumb." A more flexible class of design tools can use these to generate integrated circuit designs with more desirable performance. This paper describes the detailed analysis of the PLA driver selection problem. Rules-of-thumb which summerize these results for nMOS, are developed and applied to a large CPU design project currently underway at Berkeley. A maximum critical driver delay improvement of 46% was realized.
Keywords :
Capacitance; Delay; Driver circuits; Integrated circuit synthesis; Logic devices; Measurement; Memory; Performance analysis; Programmable logic arrays; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586040
Filename :
1586040
Link To Document :
بازگشت