DocumentCode :
3153798
Title :
Transistor Level Test Generation for MOS Circuits
Author :
Reddy, Madhukar K. ; Reddy, Sudhakar M. ; Agrawal, Prathima
Author_Institution :
Department of Electrical and Computer Engineering, University of Iowa, Iowa City, Iowa
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
825
Lastpage :
828
Abstract :
Due to inaccuracies in gate level models of VLSI digital circuits, current practice is to use transistor level simulators to analyze VLSI digital circuits. The inaccuracies of gate level models are even more severe when faults in digital circuits are considered. For this reason, recently several researchers have proposed the use of test pattern generation from digital circuits described at the transistor level. In this paper an efficient test pattern generation procedure for digital circuits described at the transistor level is given.
Keywords :
CMOS technology; Circuit faults; Circuit testing; Digital circuits; Electrical fault detection; FETs; Logic circuits; Logic testing; MOSFETs; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586046
Filename :
1586046
Link To Document :
بازگشت