Title :
An approach to accelerate deformable image registration by FPGA based mutual information calculation and pattern search optimization
Author :
Dutta, Asish ; Mukhopadhyaya, S. ; Sastry, Psr Srinivasa
Author_Institution :
Control Syst. Lab., Defence R&D Organ., Hyderabad, India
Abstract :
Real time computation of deformation fields is essential for automated deformable image registration algorithms for time critical applications. However, the computational power of current microprocessors is not sufficient for real time computation of it; therefore requiring implementations using either massively parallel computers or application-specific hardware accelerators. A sequential pipeline for the calculation of mutual information is presented which allows a faster implementation of deformable image registration process. Hierarchical image subdivision based registration algorithm with mutual information (MI) as the cost function is used. A low memory parallel implementation of MI calculation is proposed here. The final objective of image registration is achieved by a software and hardware implementation, where host computer performs pattern search optimization (PSO) and FPGA calculates MI required for optimization.
Keywords :
field programmable gate arrays; image registration; optimisation; FPGA; application-specific hardware accelerators; deformable image registration; low memory parallel implementation; mutual information; mutual information calculation; parallel computers; pattern search optimization; Entropy; Field programmable gate arrays; Histograms; Image registration; Memory management; Mutual information; Random access memory; Deformation field; FPGA; block RAM; deformable image registration; entropy; histogram; mutual information; pattern search optimization;
Conference_Titel :
India Conference (INDICON), 2011 Annual IEEE
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4577-1110-7
DOI :
10.1109/INDCON.2011.6139353