DocumentCode :
3155242
Title :
PLEST: A Program for Area Estimation of VLSI Integrated Circuits
Author :
Kurdahi, Fadi J. ; Parker, Alice C.
Author_Institution :
Department of Electrical Engineering-Systems, University of Southern California, Los Angeles, CA
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
467
Lastpage :
473
Abstract :
This paper describes PLEST, a program for estimating the area of standard cell layouts as part of the more general ARREST area estimator embedded in the ADAM system. PLEST is based on a probabilistic model for placement of logic. Given various design parameters, PLEST generates a range of estimates for the possible shapes of the block layout. The program was applied to a set of six layouts. The estimated chip area is, for all six chips, within 10% of the measured area. Further research will be aimed at estimating layout area consumption starting from the register-transfer level design description.
Keywords :
Area measurement; Digital integrated circuits; Floors; Integrated circuit measurements; Logic design; Probabilistic logic; Process planning; Semiconductor device measurement; Shape; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586130
Filename :
1586130
Link To Document :
بازگشت