DocumentCode :
3155543
Title :
Clock gating — A power optimizing technique for VLSI circuits
Author :
Shinde, Jitesh ; Salankar, S.S.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., J.L. Chaturvedi Coll. of Eng., Nagpur, India
fYear :
2011
fDate :
16-18 Dec. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Clock gating is one of the power-saving techniques used on the Pentium 4 processor and in next generation processors. To save power, clock gating refers to activating the clocks in a logic block only when there is work to be done. From the earliest days of the Pentium 4 processor design, power consumption was a concern. The clock gating concept isn´t a new one; however, the Pentium 4 processor used this technology to a large extent. Every unit on the chip has a power reduction plan, and almost every Functional Unit Block (FUB) contains clock gating logic. The work in this paper investigates the various clock gating techniques that can be used to optimise power in VLSI circuits at RTL level and various issues involved while applying this power optimization techniques at RTL level.
Keywords :
VLSI; integrated circuit design; logic gates; microprocessor chips; FUB; Pentium 4 processor design; RTL level; VLSI circuits; clock gating concept; clock gating logic; functional unit block; logic block; next generation processors; power consumption; power optimizing technique; power reduction plan; power-saving techniques; Clocks; Flip-flops; Latches; Logic gates; Optimization; Power demand; Switches; Clock Gating (CG); core dynamic power dissipation; latch based clock gating; latch free clock gating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2011 Annual IEEE
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4577-1110-7
Type :
conf
DOI :
10.1109/INDCON.2011.6139440
Filename :
6139440
Link To Document :
بازگشت