• DocumentCode
    315683
  • Title

    Efficient clocking of a wave-domino pipeline

  • Author

    Mathew, Sanu ; Sridhar, Ramalingam

  • Author_Institution
    Dept. of Electr. & Comput. Eng., State Univ. of New York, Buffalo, NY, USA
  • Volume
    3
  • fYear
    1997
  • fDate
    9-12 Jun 1997
  • Firstpage
    1832
  • Abstract
    Wave pipelining is a technique used in digital systems for increased throughput. It is important to ensure the validity of the output signals, while increasing the rate at which data may be clocked into the pipeline. This is achieved by balancing the path delays from the inputs to all intermediate nodes and outputs. Wave-domino logic uses dynamic CMOS domino circuits to implement wave-pipelining. This paper builds upon existing work in wave-domino pipelining and introduces an improved clocking strategy for such a pipeline which further minimizes the clock period, thereby increasing the system throughput
  • Keywords
    CMOS logic circuits; delays; pipeline processing; timing; clock period; clocking strategy; dynamic CMOS domino circuits; path delays; system throughput improvement; wave pipelining technique; wave-domino logic; wave-domino pipeline; CMOS logic circuits; Capacitance; Clocks; Combinational circuits; Fluctuations; Pipeline processing; Propagation delay; Synchronization; Throughput; Tuned circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
  • Print_ISBN
    0-7803-3583-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.1997.621503
  • Filename
    621503