• DocumentCode
    315698
  • Title

    Design of low power CMOS drivers based on charge recycling

  • Author

    Kyriakis-Bitzaros, E.D. ; Nikolaidis, S.S.

  • Author_Institution
    Inst. of Microelectron., NCSR Demokritos, Agia Paraskevi, Greece
  • Volume
    3
  • fYear
    1997
  • fDate
    9-12 Jun 1997
  • Firstpage
    1924
  • Abstract
    The design of low power CMOS drivers using a charge recycling technique is introduced in this paper. Assuming simultaneous change of complementary signals, the half of the charge stored in the load capacitances is reused in every signal transition. All the control signals are generated by using completely digital logic and conventional technology. Compared to traditional taper buffers, power savings over 45% are obtained for the output load transitions. No speed degradation is observed but almost duplication of the silicon area is required
  • Keywords
    CMOS logic circuits; VLSI; driver circuits; integrated circuit design; logic design; bus driver; charge recycling technique; clock driver; digital logic; load capacitances; low power CMOS drivers; Capacitance; Capacitors; Clocks; Driver circuits; Microelectronics; Recycling; Signal generators; Switches; Very large scale integration; Voltage control;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
  • Print_ISBN
    0-7803-3583-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.1997.621527
  • Filename
    621527