DocumentCode :
3158754
Title :
Optimal Layout to Avoid CMOS Stuck-Open Faults
Author :
Koeppe, Siegmar
Author_Institution :
Siemens AG, Research Laboratories, Munich, FRG
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
829
Lastpage :
834
Abstract :
A set of layout rules is presented to cope with CMOS stuck-open faults by a design for testability at the layout-level. In applying these rules, open connections may either be avoided or their effects can be described by an easily detectable type of open faults known from CMOS inverters and NMOS logic. Hence, remaining open faults are usually covered by a complete stuck-at test pattern set.
Keywords :
Automatic testing; Circuit faults; Circuit testing; Combinational circuits; Fault detection; Logic testing; MOS devices; Permission; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203345
Filename :
1586329
Link To Document :
بازگشت