• DocumentCode
    316079
  • Title

    Design of a SOI memory cell

  • Author

    Stanojevic, Zoran ; Ioannou, Dimitri E. ; Loncar, Boris ; Osmokrovic, Predrag

  • Volume
    1
  • fYear
    1997
  • fDate
    14-17 Sep 1997
  • Firstpage
    297
  • Abstract
    In this paper a quantitative analysis has been used for describing and discussing design characterizations of an SOI flash memory cell. Mathematical expressions for the front gate threshold voltage of the SOI memory cell are derived using the equations for a standard SOI MOSFET. Coupling coefficients which exist between the control gate and source and drain regions, are the same as for the silicon body, through stored charge at the floating gate has to be included in these equations and the mathematical expressions for the flash memory cell can be obtained. Implementing this, the voltage of the front gate of a standard SOI MOSFET is equal to the voltage of the floating gate of the memory cell. During analysis, the emphasis is put on the case where the back channel is depleted, because then coupling between the front and back gate can control the threshold voltage of the control gate
  • Keywords
    EPROM; MIS devices; semiconductor storage; silicon-on-insulator; SOI MOSFET; SOI memory cell; Si-SiO2; coupling coefficients; depleted back channel; flash memory cell; floating gate; front gate threshold voltage; stored charge; threshold voltage control; Equations; Flash memory cells; Insulation; MOSFET circuits; Nonvolatile memory; Parasitic capacitance; Silicon compounds; Silicon on insulator technology; Threshold voltage; Voltage control;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics, 1997. Proceedings., 1997 21st International Conference on
  • Conference_Location
    Nis
  • Print_ISBN
    0-7803-3664-X
  • Type

    conf

  • DOI
    10.1109/ICMEL.1997.625255
  • Filename
    625255