Title :
Lithography for Patterning inside through-Si Vias
Author :
Pham, Nga P. ; Tezcan, Deniz S. ; Majeed, Bivragh ; Moor, Piet De ; Baert, Kris ; Swinnen, Bart ; Ruythooren, Wouter
Author_Institution :
IMEC vzw, Leuven
Abstract :
Lithographic patterning inside through Si vias (TSV) requires conformal coating of resist over high topography and exposure with a large gap distance. This paper investigates some parameters that have an effect on the resist pattern definition at the bottom of ~100 mum deep via. The influences of the large gap exposure, resist thickness and resist type to the dimension of resist patterns have been studied. The relation of resist thickness to the size of the Si vias is also reported. Finally, an example of patterned resist inside via as a masking layer for dielectric patterning is presented as well.
Keywords :
lithography; masks; resists; silicon; wafer level packaging; Si; conformal coating; dielectric patterning; lithographic patterning; masking layer; resist pattern definition; three-dimensional wafer packaging; through-silicon via technology; topography; CMOS technology; Coatings; Dielectrics; Lithography; Metallization; Resists; Spraying; Surface topography; Through-silicon vias; Wafer scale integration;
Conference_Titel :
Electronics Packaging Technology Conference, 2007. EPTC 2007. 9th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-1323-2
Electronic_ISBN :
978-1-4244-1323-2
DOI :
10.1109/EPTC.2007.4469729