DocumentCode :
3162105
Title :
Synthesizing iterative functions into delay-insensitive tree circuits
Author :
Cheng, Fu-Chiung
Author_Institution :
Dept. of Comput. Sci., Columbia Univ., New York, NY, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
301
Lastpage :
306
Abstract :
Speed, cost and correctness may be the most important factors in designing a digital system. This paper proposes a novel and general methodology to synthesize iterative functions into potentially high speed low cost and very robust circuits, called delay-insensitive combinational tree iterative circuits. In particular our methodology can be applied to synthesize binary addition and comparison into delay insensitive adders and comparators
Keywords :
VLSI; adders; comparators (circuits); logic CAD; adders; binary addition; comparators; delay-insensitive tree circuits; iterative functions synthesis; robust circuits; Added delay; Adders; Circuit synthesis; Clocks; Costs; Digital systems; Iterative methods; Logic; Propagation delay; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628883
Filename :
628883
Link To Document :
بازگشت