DocumentCode :
3162903
Title :
Accurate and Efficient Fault Simulation of Realistic CMOS Network Breaks
Author :
Haluk Konuk, F. Joel Ferguson, Tracy Larrabee
Author_Institution :
Computer Engineering Board of Studies, University of California at Santa Cruz
fYear :
1995
fDate :
1995
Firstpage :
345
Lastpage :
351
Abstract :
We present a new fault simulation algorithm for realistic break faults in the p-networks and n-networks of static CMOS cells. We show that Miller effects can invalidate a test just as charge sharing can, and we present a new charge-based approach that efficiently and accurately predicts the worst case effects of Miller capacitances and charge sharing together. Results on running our fault simulator on ISCAS85 benchmark circuits are provided.
Keywords :
Benchmark testing; Capacitance; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Computer networks; Computer simulation; Manufacturing processes; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.249971
Filename :
1586727
Link To Document :
بازگشت