• DocumentCode
    3166205
  • Title

    A programmable instruction format extension to VLIW architectures

  • Author

    De Gloria, Alessanb ; Faraboschi, Paolo

  • Author_Institution
    DIBE, Genova Univ., Italy
  • fYear
    1992
  • fDate
    4-8 May 1992
  • Firstpage
    35
  • Lastpage
    40
  • Abstract
    While very long instruction word (VLIW) architectures permit static extraction of a valuable amount of concurrency, their major drawback lies in the considerable code memory size requirements, due to the horizontal nature of the instruction set. To overcome this inefficiency, the authors propose a programmable instruction format extension, where the compiler is responsible for the choice of the best combinations of operations which are allowed to be concurrently executed. This results in a substantial saving of instruction bits, at the only expense of some additional memory for decoding circuitry. An applicative example on a sample architecture shows how performance decay is strongly limited also when the instruction width is reduced by a factor of three.<>
  • Keywords
    instruction sets; parallel architectures; program compilers; code memory size requirements; compiler; concurrency; decoding circuitry; instruction bits; performance decay; programmable instruction format extension; static extraction; very long instruction word; Availability; Bandwidth; Circuits; Concurrent computing; Decoding; Encoding; Hardware; Processor scheduling; Program processors; VLIW;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    CompEuro '92 . 'Computer Systems and Software Engineering',Proceedings.
  • Conference_Location
    The Hague, Netherlands
  • Print_ISBN
    0-8186-2760-3
  • Type

    conf

  • DOI
    10.1109/CMPEUR.1992.218490
  • Filename
    218490