DocumentCode :
3167462
Title :
Checking formal specifications under simulation
Author :
Canfield, William ; Emerson, E. Allen ; Saha, Avijit
Author_Institution :
CAE, Austin, TX, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
455
Lastpage :
460
Abstract :
“Verification” of large multiprocessor designs currently heavily on simulation. Formal techniques such as model checking are typically only applied to small parts of the system, due to issues of computational and notational complexity. With these two facts in mind the authors have designed a platform which aims to help bridge the gap between formal verification and simulation. They present a temporal logic specification language which includes constructs for specifying system behavior at a high level of abstraction, and discuss its use in simulation and model checking
Keywords :
formal specification; formal verification; multiprocessing systems; specification languages; temporal logic; virtual machines; formal specification checking; high abstraction level; large multiprocessor designs; model checking; simulation; system behavior specification; temporal logic specification language; verification; Bridges; Computational modeling; Computer industry; Computer simulation; Formal specifications; Formal verification; Logic design; Mathematical model; Specification languages; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628908
Filename :
628908
Link To Document :
بازگشت