Title :
Delta-I noise suppression techniques in printed circuit boards for clock frequencies over 50 MHz
Author_Institution :
Nortel Networks, Ottawa, Ont., Canada
Abstract :
Delta-I noise suppression techniques were experimentally investigated on a 16-layer functional board up to 12 GHz. The effect of embedded and high-frequency discrete decoupling capacitors was analyzed both in the frequency and time domains. While noise suppression capabilities of high-frequency discrete decoupling capacitors are restricted to about 250 MHz and below, the embedded capacitance layers are observed to be effective all over the high-frequency range. Instead of using the conventional discrete Fourier transform (DFT), the time domain response is obtained more efficiently by exploiting the periodicity of the delta-I noise. Time domain analysis indicates, when used with embedded capacitance layers, the additional benefit of high-frequency discrete decoupling capacitors are negligible to systems running at very high clock frequencies.
Keywords :
capacitors; circuit noise; discrete Fourier transforms; frequency-domain analysis; interference suppression; microwave circuits; printed circuit design; time-domain analysis; 12 GHz; 16-layer functional board; 250 MHz; DFT; clock frequencies; delta-I noise periodicity; delta-I noise suppression techniques; discrete Fourier transform; embedded capacitance layers; embedded capacitors; frequency domain analysis; high-frequency discrete decoupling capacitors; printed circuit boards; time domain analysis; Capacitors; Circuit noise; Circuit testing; Clocks; Frequency domain analysis; Impedance; Parasitic capacitance; Power system modeling; Printed circuits; Time domain analysis;
Conference_Titel :
Electromagnetic Compatibility, 2003. EMC '03. 2003 IEEE International Symposium on
Print_ISBN :
0-7803-7779-6
DOI :
10.1109/ICSMC2.2003.1429116