Title :
Data-path layout design inside SOC
Author :
Jing, Tong ; Hong, Xian-Long ; Cai, Yi-Ci ; Xu, Jing-Yu ; Yang, Chang-Qi ; Zhang, Yi-Quian ; Zhou, Qiang ; Wu, Weimin
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fDate :
29 June-1 July 2002
Abstract :
As more data-path stacks are integrated into system-on-a-chip (SOC), data-path is becoming a critical part of the whole giga-scale integrated circuits (GSI) design. The traditional layout design methodology can not satisfy the data-path performance requirements because it has no knowledge of the data-path bit-sliced structure and the strict performance (such as timing, coupling, and crosstalk) constraints. In this paper, we address fundamental problems in layout design automation of data-path. We concentrate on the key technologies in data-path layout design. We also discuss the corresponding researches and solutions in this research field.
Keywords :
circuit layout CAD; integrated circuit layout; system-on-chip; bit-sliced structure; data-path layout design automation; giga-scale integrated circuit; system-on-a-chip; Computer science; Coupling circuits; Crosstalk; Design methodology; Integrated circuit technology; Microprocessors; Routing; Space technology; System-on-a-chip; Timing;
Conference_Titel :
Communications, Circuits and Systems and West Sino Expositions, IEEE 2002 International Conference on
Print_ISBN :
0-7803-7547-5
DOI :
10.1109/ICCCAS.2002.1179043