Title :
Device optimization of bulk FinFETs and its comparison with SOI FinFETs
Author :
Manoj, C.R. ; Meenakshi, N. ; Dhanya, V. ; Rao, V. Ramgopal
Author_Institution :
Indian Inst. of Technol., Mumbai
Abstract :
FinFETs are the leading candidates for sub 32nm technology node owing to their increased immunity to short channel effects and better scalability. Most of the fabricated FinFETs are on SOI substrates. But fabrication of FinFETs using the bulk CMOS substrates instead of SOI technology is also of interest since it reduces the process costs. But bulk FinFETs have the disadvantage of sub channel leakage for very short channel lengths. Reported work on Bulk FinFETs, use highly doped channel for preventing the leakage. Body doping just beneath the fin is also considered a possible way to prevent this leakage. In this work, we evaluate the effect of different body doping profiles in un-doped channel bulk FinFETs, for controlling the sub channel leakage and propose the optimization of the same. We also bring out the other advantages of body doping such as an increased immunity to body effect from the circuit performance point of view. We also show that device parasitics play a crucial role in the optimization of nano scale bulk FinFETs.
Keywords :
CMOS integrated circuits; MOSFET; leakage currents; silicon-on-insulator; SOI FinFET; SOI substrates; body doping profiles; bulk CMOS substrates; bulk FinFET; device optimization; short channel effects; subchannel leakage; CMOS technology; Circuit optimization; Circuit simulation; Doping profiles; FinFETs; Immune system; Ring oscillators; Semiconductor process modeling; Table lookup; Tuning;
Conference_Titel :
Physics of Semiconductor Devices, 2007. IWPSD 2007. International Workshop on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4244-1728-5
Electronic_ISBN :
978-1-4244-1728-5
DOI :
10.1109/IWPSD.2007.4472472