Title :
A provably good performance centric NoC topology
Author :
Das, Tuhin Subhra ; Ghosal, P.
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Shibpur, India
Abstract :
As chip density increases rapidly with every process generation, the use of Network-on-Chip (NoC) has become the prevalent architecture for SoC, MPSoC, and, large scale CMP (Chip Multi Processor) based designs. Diverse NoC solutions have been proposed by the researchers to meet the enhanced on-chip communication requirements. Here, underlying network interconnection architecture (topology), router design and routing policy play an important role for overall system performance improvement. In this work, a 2D Hybrid Mesh based Star topology has been proposed with an objective of providing low latency, low channel contention and higher throughput based system. The observe experimental results show a maximum latency benefit of 62% and increase of 48% in throughput for this proposed topology compared to simple 2D mesh in cost of additional area overhead.
Keywords :
integrated circuit design; integrated circuit interconnections; network-on-chip; 2D hybrid mesh based star topology; MPSoC; NoC; chip multi processor; large scale CMP; network interconnection architecture; network-on-chip; on-chip communication; router design; routing policy; Asia; Conferences; Microelectronics; Network topology; Routing; Throughput; Topology; NoC topology; latency; load balancing; performance; routing; throughput;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Visakhapatnam
Print_ISBN :
978-1-4799-2750-0
DOI :
10.1109/PrimeAsia.2013.6731199