DocumentCode :
3177082
Title :
Performance evalulation of different routing algorithms in Network on Chip
Author :
Singh, Jitesh K. ; Swain, Ayas Kanta ; Reddy, Tetala Neel Kamal ; Mahapatra, Kamala Kanta
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Rourkela, India
fYear :
2013
fDate :
19-21 Dec. 2013
Firstpage :
180
Lastpage :
185
Abstract :
Network on Chip (NoC) is a new paradigm to make the interconnections inside a System on Chip (SoC). By the developments achieved in integrated circuits (IC) manufacturing there have been attempts to design vast amounts of network on the chips in order to achieve more efficient and optimized chips. A better routing algorithm can enhance the performance of NoC. XY routing algorithm is a distributed deterministic algorithm. Odd-Even (OE) routing algorithm is distributed adaptive routing algorithm with deadlock-free ability. Every NoC should satisfy some performance requirements like low latency, high throughput and low network power. Here we demonstrated the impact of traffic load variations on average latency, average throughput and total network power for two routing algorithms XY and OE on a 3×3 2-dimensional mesh topology. The simulations have been performed on NIRGAM NoC simulator version 2.1 for constant bit rate (CBR) traffic condition. The simulation results contains overall average latency (clock cycles per packet), average throughput (in Gbps) and total network power (in mW). Performance metrics (P) is calculated for both routing algorithms and compared.
Keywords :
integrated circuit manufacture; network routing; network topology; network-on-chip; performance evaluation; 2D mesh topology; NIRGAM NoC simulator version 2.1; SoC; XY routing algorithm; distributed adaptive routing algorithm; distributed deterministic algorithm; integrated circuit manufacturing; network on chip; odd-even routing algorithm; performance evalulation; routing algorithms; system-on-chip; traffic load variations; Network topology; Ports (Computers); Routing; Switches; System-on-chip; Throughput; Topology; Network on Chip; OE routing algorithm; Performance metrics; Router; XY routing algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Visakhapatnam
Print_ISBN :
978-1-4799-2750-0
Type :
conf
DOI :
10.1109/PrimeAsia.2013.6731201
Filename :
6731201
Link To Document :
بازگشت