DocumentCode :
3179141
Title :
Automatic verification of models described in VHDL
Author :
Ardeishar, Raghu ; Armstrong, James R.
Author_Institution :
Bradley Dept. of Electr. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
fYear :
1990
fDate :
1-4 Apr 1990
Firstpage :
1072
Abstract :
A scheme for the automatic verification of models described in VHDL (the VHSIC hardware description language) is proposed. For models with many constraints it becomes exceedingly difficult to verify their validity. In the proposed scheme the specifications for the system, i.e. the timing constraints and relations between the inputs and outputs, are described by the designer in modified linear time temporal logic, which is an extension of traditional logic and can describe timing relations among variables. Tests and simulations are conducted on the model described in VHDL, based on the given specifications. The outputs of the simulations are evaluated and compared with expected results. Discrepancies from the given specifications are reported
Keywords :
VLSI; circuit analysis computing; flip-flops; logic CAD; specification languages; JK flip flop; VHDL; VHSIC hardware description language; automatic verification of models; input output relations; modified linear time temporal logic; simulations; timing constraints; Boolean functions; Hardware design languages; Logic design; Testing; Timing; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '90. Proceedings., IEEE
Conference_Location :
New Orleans, LA
Type :
conf
DOI :
10.1109/SECON.1990.117985
Filename :
117985
Link To Document :
بازگشت