Title :
Clock planning for multi-voltage and multi-mode designs
Author :
Tsai, Chang-Cheng ; Lin, Tzu-Hen ; Tsai, Shin-Han ; Chen, Hung-Ming
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Low power demand drives the development of lower power design architectures, among which multiple supply voltage is one of the state-of-the-art techniques to achieve low power. In addition, dynamic voltage frequency scaling and adaptive voltage scaling are popular power saving techniques during chip operation to provide different modes for various performance requirements. It is therefore very challenging to generate a clock tree for different operation modes. This paper proposes several implementations on this important issue, one of which can provide smallest clock latency and minimum clock skew on average of required operation modes in multi-voltage designs.
Keywords :
clocks; low-power electronics; power aware computing; adaptive voltage scaling; chip operation; clock latency; clock planning; clock skew; clock tree; dynamic voltage frequency scaling; multimode design; multivoltage design; power demand; power design architecture; power saving technique; supply voltage; Capacitance; Clocks; Design automation; Optimization; Planning; Vegetation; Voltage control;
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-61284-913-3
DOI :
10.1109/ISQED.2011.5770798