DocumentCode :
3179602
Title :
Microarchitectural synthesis of ICs with embedded concurrent fault isolation
Author :
Hamilton, S.N. ; Orailoglu, A.
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
1997
fDate :
24-27 June 1997
Firstpage :
329
Lastpage :
338
Abstract :
In an increasing number of applications, reliability is essential. On-line resiliency when confronted with permanent faults is a difficult and important aspect of providing reliability. Particularly vexing is the problem of fault identification. Current methods are either domain specific or expensive. We have developed an approach to permanent fault isolation. In high-level synthesis that enables isolation through algorithmic application without necessitating complete functional unit replication. Fault identification is achieved through a unique binding methodology based on an extension of parity-like error correction equations in the domain of functional units. The result is an automated chip level approach with extremely low area and cost overhead.
Keywords :
fault location; fault tolerant computing; high level synthesis; embedded concurrent fault isolation; fault identification; high-level synthesis; microarchitectural synthesis; reliability; Costs; Degradation; Engines; Error correction; Fault detection; Fault diagnosis; Fault tolerance; Hardware; High level synthesis; Microarchitecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault-Tolerant Computing, 1997. FTCS-27. Digest of Papers., Twenty-Seventh Annual International Symposium on
Conference_Location :
Seattle, WA, USA
ISSN :
0731-3071
Print_ISBN :
0-8186-7831-3
Type :
conf
DOI :
10.1109/FTCS.1997.614107
Filename :
614107
Link To Document :
بازگشت