DocumentCode :
3188922
Title :
A New Static High Fan-In OR-NOR Gate Structure Suitable for Low Power CMOS VLSI
Author :
Kheradmand-Boroujeni, Bahman ; Afzali-Kusha, Ali
Author_Institution :
Low-Power High-Performance NanoSystems Laboratory Electrical and Computer Engineering Department, Faculty of Engineering, University of Tehran, Tehran, Iran, E-mail: b.kheradmand@ece.ut.ac.ir
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
102
Lastpage :
105
Abstract :
In this work we present a new technique for designing high fan-in OR/NOR gates, suitable for static full swing logic styles like SCMOS. This circuit consumes a little static power but its dynamic power consumption is very small. In 500 MHZ its total power consumption is 2.7 times smaller than the power consumption of SCMOS in equal delay condition. The area needed by this method is below half the area needed by DCVSL or SCMOS. This circuit can work in low voltage as low as 1 V without significant performance degradation and is robust to process variations like threshold voltage variations. We present simulation results in 0.18 μm technology and compare performance of our method with other static logic styles.
Keywords :
CMOS logic circuits; Circuit simulation; Degradation; Delay; Energy consumption; Logic design; Low voltage; Robustness; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590047
Filename :
1590047
Link To Document :
بازگشت