DocumentCode :
3191456
Title :
Low cost test vector compression/decompression scheme for circuits with a reconfigurable serial multiplier
Author :
Dutta, Avijit ; Rodrigues, Terence ; Touba, Nur A.
Author_Institution :
Comput. Eng. Res. Center, Texas Univ., Austin, TX, USA
fYear :
2005
fDate :
11-12 May 2005
Firstpage :
200
Lastpage :
205
Abstract :
Many chip designs contain one or more serial multipliers. A scheme is proposed to exploit this to compress the amount of data that needs to be stored on the tester and transferred to the CUT during manufacturing test. The test vectors are stored on the tester in a compressed format by expressing each test vector as a product of two numbers. While performing multiplication on these stored seeds in the Galois field modulo 2, GF(2), the multiplier states (i.e. the partial products) are tapped to reproduce the test vectors and fill the scan chains. In contrast with other test vector decompression schemes that add significant test specific hardware to the chip, the proposed scheme reduces hardware overhead by making use of existing functional circuitry. Experimental results demonstrate that a high encoding efficiency can be achieved using the proposed scheme.
Keywords :
digital signal processing chips; integrated circuit design; integrated circuit testing; multiplying circuits; system-on-chip; CUT; Galois field modulo; chip design; encoding efficiency; manufacturing test; reconfigurable serial multiplier; test vector compression; test vector decompression; Circuit testing; Costs; Digital signal processing chips; Encoding; Equations; Hardware; Logic; Manufacturing; System-on-a-chip; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
Type :
conf
DOI :
10.1109/ISVLSI.2005.49
Filename :
1430133
Link To Document :
بازگشت