DocumentCode :
3191471
Title :
IR Drop Reduction via a Flip-Flop Resynthesis Technique
Author :
Wu, Jiun-Kuan ; Wu, Tsung-Yi ; Lu, Liang-Ying ; Chen, Kuang-Yao
Author_Institution :
Nat. Changhua Univ. of Educ., Changhua
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
78
Lastpage :
83
Abstract :
Clock skew scheduling for peak current reduction is a conventional technique for solving IR-drop problem in physical design stage. In this paper, we propose two kinds of long delay flip-flops and a heuristic algorithm that is used to resynthesized flip-flops of a circuit. Because the switching times of flip-flops in the resynthesized circuit are staggered, the IR drop effect can be reduced. Unlike clock skew scheduling, our technique not only can be used in physical design stage but also in logic design stage. The other advantages of our technique over the clock skew optimization technique are that our technique has less area overhead and has more opportunities to find a better result.
Keywords :
delay circuits; flip-flops; logic design; IR drop reduction; heuristic algorithm; logic design; long delay flip-flop resynthesis technique; Algorithm design and analysis; Clocks; Delay; Design engineering; Design optimization; Flip-flops; Heuristic algorithms; Logic design; Switching circuits; Voltage; Clock Skew Scheduling; IR Drop; Peak Current Reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479702
Filename :
4479702
Link To Document :
بازگشت