DocumentCode :
3191482
Title :
Implementation of an Asynchronous FFT Processor
Author :
Seshasayanan, R. ; Srivatsa, S.K. ; Sugavaneswaran, V.
fYear :
2005
fDate :
11-13 Dec. 2005
Firstpage :
327
Lastpage :
331
Abstract :
As clock frequency increases and feature size decreases, clock distribution and wire delays present a growing challenge to the designers of singly-clocked, globally synchronous systems. The alternative approach is called a Multiple Clock Domain (MCD) processor, in which the chip is divided into several (coarse-grained) clock domains, within which independent frequency scaling can be performed by minimizing inter-domain synchronization costs. The CMOS processor the power consumption is directly proportional to the frequency of operation. The design is divided into various zones and operating with different frequencies thereby reducing the power consumption. This paper proposes GALS (Globally Asynchronous Locally Synchronous) based FFT processor.
Keywords :
ASIC; FFT; GALS; MCD; Application specific integrated circuits; Clocks; Computer architecture; Costs; Delay; Energy consumption; Flexible printed circuits; Frequency conversion; Power dissipation; Throughput; ASIC; FFT; GALS; MCD;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INDICON, 2005 Annual IEEE
Print_ISBN :
0-7803-9503-4
Type :
conf
DOI :
10.1109/INDCON.2005.1590183
Filename :
1590183
Link To Document :
بازگشت