DocumentCode :
3191583
Title :
Cache Design for Low Power and High Yield
Author :
Mohammad, Baker ; Saint-Laurent, Martin ; Bassett, Paul ; Abraham, Jacob
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
103
Lastpage :
107
Abstract :
A novel circuit approach to increase SRAM static noise margin (SNM) and enable lower operating voltage is described. Increasing process variability [1] [2] for new technologies coupled with increased reliability effects like negative bias temperature instability (NBTI) [3] all contribute to raising the minimum voltage required for stable SRAM. Our strategy is to improve the noise margin of the 6T SRAM cell by reducing the effect of parametric variation of the cell [4], especially in the low voltage operation mode. This is done using a novel circuit that selectively reduces the voltage swing on the world line and reduces the memory supply voltage during write operation. The proposed design increases the SRAM static noise margin (SNM) and write margin using a single voltage supply and with minimum impact to chip area, complexity, and timing. The technique supports both on-chip corner identification to adapt the SRAM behavior to silicon, and software controllability to tradeoff yield, power, and performance.
Keywords :
SRAM chips; cache storage; circuit stability; integrated circuit design; integrated circuit reliability; low-power electronics; silicon; thermal stability; SRAM static noise margin; SRAM write margin; cache design; low voltage operation mode; memory supply voltage reduction; negative bias temperature instability; on-chip corner identification; parametric variation effect; silicon; software controllability; tradeoff yield; Circuit noise; Coupling circuits; Low voltage; Negative bias temperature instability; Niobium compounds; Noise reduction; Random access memory; Silicon; Timing; Titanium compounds; SRAM 6T cell; cache design; parametric failure; reduce voltage swing; sram yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479707
Filename :
4479707
Link To Document :
بازگشت