DocumentCode :
3191891
Title :
A platform for secure IP integration in Xilinx Virtex FPGAs
Author :
Ebrahim, Ali ; Benkrid, Khaled ; Khalifat, Jalal ; Chuan Hong
Author_Institution :
Sch. of Eng., Univ. of Edinburgh, Edinburgh, UK
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
Advancements in silicon, software and IP support have made Field Programmable Gate Arrays (FPGAs) a highly flexible solution for many applications. With the growing number of companies providing IP support for FPGAs, IP license violations by over-deployment of IP into more devices than originally licensed remains a major concern for IP owners. In this paper we present a solution for secure IP exchange and configuration based on the Dynamic Partial Reconfiguration (DPR) feature in Xilinx FPGAs. Our system deploys DPR to integrate encrypted hard-macro IP cores into identifiable FPGA devices. These IP cores are configured using a proposed partial bitstream relocation technique to allow for a flexible design flow. We present a proof-of-concept implementation of a secure internal reconfiguration engine on a Xilinx Virtex-6 FPGA.
Keywords :
field programmable gate arrays; multiprocessing systems; security of data; DPR feature; FPGA devices; IP cores; IP support; Xilinx Virtex FPGA; dynamic partial reconfiguration; field programmable gate arrays; internal reconfiguration engine security; secure IP exchange; secure IP integration platform; Encryption; Engines; Field programmable gate arrays; IP networks; Nonvolatile memory; System-on-chip; Dynamic Partial Reconfiguration; FPGA; Intellectual Property;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732329
Filename :
6732329
Link To Document :
بازگشت