DocumentCode :
3191959
Title :
Investigation of Process Impact on Soft Error Susceptibility of Nanometric SRAMs Using a Compact Critical Charge Model
Author :
Jahinuzzaman, Shah M. ; Sharifkhani, Mohammad ; Sachdev, Manoj
Author_Institution :
Univ. of Waterloo, Waterloo
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
207
Lastpage :
212
Abstract :
Nanometric SRAMs are more vulnerable to experiencing particle induced soft error due to lower operating voltages coupled with higher packing density and increased process variations. In this paper, we present a compact model for critical charge of a 6T SRAM cell for estimating the effects of process variations on its soft error susceptibility. The model is based on dynamic behavior of the cell and a simple decoupling technique for the non-linearly coupled storage nodes. The model describes the critical charge in terms of transistor parameters, cell supply voltage, and injected current parameters. Consequently, it enables investigating the spread of critical charge due to process induced variations in these parameters and to manufacturing defects, such as, resistive contacts or vias. In addition, the model can estimate the improvement in critical charge when MIM capacitors are added to the cell in order to improve the soft error robustness. The critical charge calculated by the model is in good agreement with SPICE simulations for a commercial 90 nm CMOS process with a maximum discrepancy of less than 5%.
Keywords :
CMOS memory circuits; SRAM chips; integrated circuit modelling; nanoelectronics; radiation hardening (electronics); 6T SRAM cell; CMOS process; MIM capacitors; SPICE simulations; cell supply voltage; compact critical charge model; decoupling technique; injected current parameters; manufacturing defects; nanometric SRAM; nonlinearly coupled storage nodes; packing density; particle induced soft error; process impact; process variations; resistive contacts; size 90 nm; soft error susceptibility; transistor parameters; Capacitance; Circuit simulation; Computer errors; Manufacturing processes; Process design; Random access memory; Robustness; SPICE; Semiconductor device modeling; Voltage; SRAM; Soft error; critical charge; process variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479727
Filename :
4479727
Link To Document :
بازگشت