Title :
Logic synthesis and testability of D-reducible functions
Author :
Bernasconi, Anna ; Ciriani, Valentina
Author_Institution :
Dept. of Comput. Sci., Univ. di Pisa, Pisa, Italy
Abstract :
In logic synthesis, the “regularity” of a Boolean function can be exploited with the purpose of decreasing the cost of the corresponding algebraic expression or its minimization time. In this paper we study the synthesis of a class of regular Boolean functions called D-reducible. We propose two compact and testable representations of D-reducible non completely specified functions, called DRedSOP and 2DRedSOP. The experimental results show that a large percentage (about 70%) of the benchmark functions have at least a D-reducible output. The gain in area of the synthesized networks for such functions is, on average, 27% for DRedSOPs and 28% for 2DRedSOPs.
Keywords :
Boolean functions; algebra; logic testing; 2DRedSOP; D-reducible functions; DRedSOP; algebraic expression; logic synthesis; logic testability; minimization time; regular Boolean functions; Boolean functions; Circuit faults; Minimization; Space technology; Sparse matrices; System-on-a-chip; Very large scale integration;
Conference_Titel :
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP
Conference_Location :
Madrid
Print_ISBN :
978-1-4244-6469-2
DOI :
10.1109/VLSISOC.2010.5642674