DocumentCode :
3193575
Title :
Noise-Aware On-Chip Power Grid Considerations Using a Statistical Approach
Author :
Andersson, Daniel A. ; Svensson, Lars J. ; Larsson-Edefors, Per
Author_Institution :
Chalmers Univ. of Technol., Gothenburg
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
663
Lastpage :
669
Abstract :
We analyze the correlation between different parameters of the on-chip power distribution grid and their impact on noise. By using factor analysis we are able to uncover correlations between power grid design variables and power supply noise. We derive the correlation between design variables and noise from an analysis of 300 different grids in a 65-nm process technology, and manage to find the impact that a change in power grid design variables will have on noise. The results from this analysis can be used as guidelines when designing a robust power distribution grid.
Keywords :
integrated circuit modelling; integrated circuit noise; nanotechnology; statistical analysis; factor analysis; integrated circuit modelling; on-chip power distribution grid; power supply noise; size 65 nm; Capacitance; Circuit noise; Guidelines; Impedance; Noise robustness; Pattern analysis; Power distribution; Power grids; Power supplies; Rails; Power supply; design considerations; noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479816
Filename :
4479816
Link To Document :
بازگشت