Title :
A 10-b low-voltage CMOS pipelined analog-to-digital converter
Author :
Lu, Chi-Chang ; Tung, Wei-Xiang
Author_Institution :
Dept. of Electr. Eng., Nat. Formosa Univ., Yunlin
Abstract :
A 10-b low-voltage CMOS pipelined analog-to-digital converter is described. A low-voltage technique is proposed for pipelined ADC that avoids the use of low-threshold voltage process, on-chip clock voltage doubler, bootstrapped switch, or switched-opamp technique. At the front-end, a low-voltage S/H circuit with cross-coupled input sampling switch is employed to eliminate the input signal feedthrough and enhance the dynamic performance of the pipelined ADC. The cross-coupled configuration of multiplying digital-to-analog converter (MDAC) also provides an effective common-mode feedback to overcome the problem of common-mode accumulation. Simulation results are given to demonstrate the potential advantage of the new technique.
Keywords :
CMOS integrated circuits; analogue-digital conversion; bootstrap circuits; digital-analogue conversion; low-power electronics; operational amplifiers; CMOS integrated circuit; bootstrapped switch; common mode feedback; cross-coupled configuration; low voltage technique; multiplying digital-to-analog converter; on-chip clock voltage doubler; pipelined analog-to-digital converter; switched-opamp technique; word length 10 bit; Analog-digital conversion; Circuit simulation; Clocks; Digital-analog conversion; Equations; Feedback; Signal sampling; Switches; Switching circuits; Voltage;
Conference_Titel :
Communications, Circuits and Systems, 2008. ICCCAS 2008. International Conference on
Conference_Location :
Fujian
Print_ISBN :
978-1-4244-2063-6
Electronic_ISBN :
978-1-4244-2064-3
DOI :
10.1109/ICCCAS.2008.4657949