DocumentCode :
3195451
Title :
A mapping algorithm for embedded coarse-grained reconfigurable processor
Author :
Yu, Sudong ; Liu, Leibo ; Yin, Shouyi ; Wei, Shaojun
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing
fYear :
2008
fDate :
25-27 May 2008
Firstpage :
1097
Lastpage :
1101
Abstract :
This paper proposes a novel VLSI architecture of an embedded coarse-grained reconfigurable processor, which consists of a general processor and a coarse-grained reconfigurable cell array (RCA). This processor can be reconfigured dynamically targeted at different media-processing applications. An algorithm based on loop pipeline technology is presented to address the compilation issue for the proposed architecture, which can effectively maps the computation intensive loops onto the RCA. The proposed VLSI architecture and the mapping algorithm have been verified with integer discrete cosine transform (DCT) and motion estimation of H.264 in FPGA. The performance of the reconfigurable processor is 3.81 times better than TI DSP TMS320DM642.
Keywords :
VLSI; discrete cosine transforms; field programmable gate arrays; motion estimation; reconfigurable architectures; video codecs; DCT; H.264; TMS320DM642 DSP; VLSI architecture; embedded coarse-grained reconfigurable processor; integer discrete cosine transform; mapping algorithm; media-processing applications; motion estimation; reconfigurable cell array; Computer architecture; Costs; Discrete cosine transforms; Field programmable gate arrays; Kernel; Motion estimation; Partitioning algorithms; Pipelines; Signal design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2008. ICCCAS 2008. International Conference on
Conference_Location :
Fujian
Print_ISBN :
978-1-4244-2063-6
Electronic_ISBN :
978-1-4244-2064-3
Type :
conf
DOI :
10.1109/ICCCAS.2008.4657959
Filename :
4657959
Link To Document :
بازگشت