• DocumentCode
    3205034
  • Title

    A latency-hiding scheme for multiprocessors with buffered multistage networks

  • Author

    Stenström, Per

  • Author_Institution
    Dept. of Comput. Eng., Lund Univ., Sweden
  • fYear
    1992
  • fDate
    23-26 Mar 1992
  • Firstpage
    39
  • Lastpage
    42
  • Abstract
    Multistage networks for large-scale shared-memory multiprocessors are buffered to increase the throughput and hide the latency. This is achieved by pipelining consecutive memory requests from the same processor. However, unrestrictive pipelining may violate strict memory consistency models such as sequential consistency since memory requests are not guaranteed to be performed in program order. The author proposes and evaluates a novel access ordering scheme that allows the processors to pipeline memory requests under the sequential consistency model. This is achieved by access ordering mechanisms at memory that detect when a request arrives out of order. Simulations show that the scheme manages to improve the processor utilization significantly by hiding network latency through pipelining
  • Keywords
    multiprocessor interconnection networks; shared memory systems; access ordering; buffered multistage networks; multiprocessors; network latency; pipeline memory requests; pipelining; sequential consistency model; Computer networks; Data structures; Degradation; Delay; Large-scale systems; Out of order; Pipeline processing; Protocols; Read-write memory; Switches;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Parallel Processing Symposium, 1992. Proceedings., Sixth International
  • Conference_Location
    Beverly Hills, CA
  • Print_ISBN
    0-8186-2672-0
  • Type

    conf

  • DOI
    10.1109/IPPS.1992.223075
  • Filename
    223075