DocumentCode
320833
Title
Instruction scheduling for power reduction in processor-based system design
Author
Tomiyama, Hiroyuki ; Ishihara, Tohru ; Inoue, Akihiko ; Yasuura, H.
Author_Institution
Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
fYear
1998
fDate
23-26 Feb 1998
Firstpage
855
Lastpage
860
Abstract
This paper proposes an instruction scheduling technique to reduce power consumed for off-chip driving. The technique minimizes the switching activity of a data bus between an on-chip cache and a main memory when instruction cache misses occur. The scheduling problem is formulated and a scheduling algorithm is also presented. Experimental results demonstrate the effectiveness and the efficiency of the proposed algorithm
Keywords
cache storage; circuit layout CAD; integrated circuit layout; microprocessor chips; processor scheduling; real-time systems; algorithm efficiency; compilers; embedded systems; instruction cache misses; instruction scheduling; off-chip driving; on-chip cache; power reduction; processor-based system design; scheduling algorithm; switching activity; Processor scheduling;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location
Paris
Print_ISBN
0-8186-8359-7
Type
conf
DOI
10.1109/DATE.1998.655958
Filename
655958
Link To Document