DocumentCode :
3208453
Title :
Automatic Bus Matrix Synthesis based on Hardware Interface Selection for Fast Communication Design Space Exploration
Author :
Lee, Ganghee ; Lee, Seokhyun ; Ahn, Yongjin ; Choi, Kiyoung
Author_Institution :
Seoul Nat. Univ., Seoul
fYear :
2007
fDate :
16-19 July 2007
Firstpage :
50
Lastpage :
57
Abstract :
In this paper, we present an automated bus matrix synthesis flow for efficient system-on-chip communication design space exploration at the transaction level. Especially, we consider hardware interface design, since it affects overall system cost and performance. Depending on the bus interface, a hardware block can be a master or a slave. We propose a method to solve such hardware interface selection problem by analyzing communication behavior statically. In addition, in order to explore communication design space fast, we automatically generate transaction level models for the hardware blocks according to the hardware interface selection. The synthesis result is verified by transaction level simulation with a commercial tool. We give experimental results with JPEG encoder and H.264 encoder to demonstrate the efficiency of the proposed method. The results show that with our automated synthesis flow, the designer can easily and quickly obtain better communication designs through fast design space exploration. More specifically, our hardware interface selection technique is successful in achieving reduction of area of bus matrix by 41.43% with 0.58% performance overhead on average compared to the case of maximum performance.
Keywords :
hardware description languages; high level synthesis; program compilers; system buses; system-on-chip; SoC communication design space exploration; SystemC codes; automated bus matrix synthesis flow; automatic transaction level code generation; hardware interface selection; system-on-chip design; transaction level simulation; Computer science; Costs; Delay estimation; Hardware; Master-slave; Mathematical model; Productivity; Space exploration; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling and Simulation, 2007. IC-SAMOS 2007. International Conference on
Conference_Location :
Samos
Print_ISBN :
1-4244-1058-4
Type :
conf
DOI :
10.1109/ICSAMOS.2007.4285733
Filename :
4285733
Link To Document :
بازگشت