• DocumentCode
    3213331
  • Title

    Automatic layout generator of domain specific FPGA

  • Author

    Mrabet, Hayder ; Parvez, Husain ; Marrakchi, Zied ; Mehrez, Habib ; Tissot, André

  • Author_Institution
    Lab. d´´Inf. de Paris 6, Univ. Pierre et Marie Curie, Paris, France
  • fYear
    2008
  • fDate
    14-17 Dec. 2008
  • Firstpage
    183
  • Lastpage
    186
  • Abstract
    This paper presents an automated method of generating an FPGA layout. The main purpose of developing a generator is to reduce the overall FPGA design time with limited area penalty. This generator works in two phases. In the first phase, it generates a partial layout using generic parameterized algorithms. The partial layout is generated to obtain a fast bitstream configuration mechanism, an efficient power routing and a balanced clock distribution network. In the second phase, the generator completes the remaining layout using automatic placer and router. This two-phase technique allows better maneuvering of the layout according to initial constraints. The proposed method is validated by generating the layout of an island-style FPGA which includes hardware support for the mitigation of single event upsets (SEU). The FPGA layout is generated in a symbolic standard cell library which allows easy migration to any layout technology. This layout is successfully migrated and taped out in 130 nm technology.
  • Keywords
    field programmable gate arrays; integrated circuit layout; FPGA design time; automatic layout generator; balanced clock distribution network; domain specific FPGA; efficient power routing; fast bitstream configuration; generic parameterized algorithm; island-style FPGA; limited area penalty; partial layout; single event upsets; symbolic standard cell library; Clocks; Field programmable gate arrays; Logic arrays; Microelectronics; Open source software; Power generation; Routing; Single event upset; Time to market; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics, 2008. ICM 2008. International Conference on
  • Conference_Location
    Sharjah
  • Print_ISBN
    978-1-4244-2369-9
  • Electronic_ISBN
    978-1-4244-2370-5
  • Type

    conf

  • DOI
    10.1109/ICM.2008.5393493
  • Filename
    5393493