DocumentCode :
3213582
Title :
Digital circuit design for FPGA based implementation of ICA for real time Blind Signal Separation
Author :
Ounas, Mouloud ; Chitroub, Salim ; Touhami, Rachida ; Yagoub, Mustapha ; Gaoua, Said
Author_Institution :
Fac. of Electron. & Inf., USTHB, Algiers, Algeria
fYear :
2008
fDate :
14-17 Dec. 2008
Firstpage :
60
Lastpage :
63
Abstract :
When physically implemented, independent component analysis (ICA) algorithm can achieve a real time blind signal separation (BSS). However, due to the limited size of the hardware device in microelectronics technology, several constraints can be encountered to reach the real time processing since the application of the ICA algorithm requires the consumption of a huge number of input signal samples. Hence, the system performance was degraded since we required the processing of an important number of memory circuits with faster hardware execution time. Therefore, in order to improve the hardware performances of the device, the authors proposed the sequential processing of one neuron hardware model based on field programmable gate array (FPGA) implementation. Such approach overcomes the consumption resources and the interconnections complexities of the FPGA architecture. Thus, an optimal hardware design can be proposed in which a maximum number of samples can be handled while maintaining high speed of hardware processing time. The proposed approach was demonstrated through an experimental study of TIMIT database exhibiting a hardware execution time of 3.3 ¿s to process 10000 samples with 57 kHz of sample rates to separate two output independent signals from two input mixed signals.
Keywords :
blind source separation; field programmable gate arrays; independent component analysis; logic design; neural chips; real-time systems; FPGA architecture; FPGA based implementation; ICA algorithm; TIMIT database; digital circuit design; field programmable gate array; hardware device; hardware execution time; hardware processing time; independent component analysis algorithm; interconnections complexity; memory circuits; microelectronics technology; neuron hardware model; optimal hardware design; real time blind signal separation; real time processing; Blind source separation; Degradation; Digital circuits; Field programmable gate arrays; Hardware; Independent component analysis; Microelectronics; Signal design; Signal processing; System performance; Blind Signal Separation; Design; Digital Circuit; FPGA; Hardware processing time; Implementation; Independent Component Analysis; Input samples; Neuron model; Real time; Sequential;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2008. ICM 2008. International Conference on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4244-2369-9
Electronic_ISBN :
978-1-4244-2370-5
Type :
conf
DOI :
10.1109/ICM.2008.5393506
Filename :
5393506
Link To Document :
بازگشت