DocumentCode :
3214420
Title :
Hardware implementation of the bit interleaver for the IEEE 802.22 Standard
Author :
Ahmadi, Mehdi ; Azarpeyvand, Ali ; Fakhraie, Seid Mehdi
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2012
fDate :
15-17 May 2012
Firstpage :
1228
Lastpage :
1231
Abstract :
In this paper, hardware implementation of the IEEE 802.22 Interleaver is presented. The key challenge in implementing the interleaver is its address generator unit as other units implementation is straightforward. Two fully-combinational and combinational-sequential architectures of the address generator are designed using and synthesized VHDL and compared in terms of area, timing, and power. Simulation results show that the second approach results in 70% improvement in area compared to the first approach even though operates two times slower. In addition, power consumption of the combinational-sequential method is more acceptable for wireless applications. Moreover, both methods meet the standard requirements.
Keywords :
combinatorial mathematics; radio networks; IEEE 802.22 standard; address generator unit; bit interleaver; combinational-sequential architectures; fully combinational-sequential method; power consumption; synthesized VHDL; wireless applications; Clocks; Field programmable gate arrays; Generators; Logic gates; Random access memory; Read only memory; Standards; Hardware implementation; IEEE 802.22; Interleaving; Turbo-Like algorithm; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2012 20th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4673-1149-6
Type :
conf
DOI :
10.1109/IranianCEE.2012.6292543
Filename :
6292543
Link To Document :
بازگشت