DocumentCode :
3214479
Title :
Pixel Level Analog to Digital Converter
Author :
Phong, Nguyen ; Chung, J. ; Pascua, Mariavanessa ; Tarkul, Scott ; Vasham, Eric ; Parent, David
Author_Institution :
San Jose State Univ., San Jose
fYear :
2006
fDate :
25-28 June 2006
Firstpage :
233
Lastpage :
235
Abstract :
A semi custom design flow was used to implement and fabricate an analog circuit. The pixel level detector circuit was designed on a sea-of-gates called an analog-leaf-cell. Cadence Tools was used to design the schematic, layout, and simulate the analog circuit. Once the layout and schematic has been verified (LVS) on Cadence tools, a post extraction simulation is observed. When all specifications have been reached, the circuit design is ready to be fabricated and is sent out to MOSIS. Eight weeks later, the integrated circuit is fabricated and packaged into an IC chip and returned to students to be tested.
Keywords :
MOS analogue integrated circuits; analogue-digital conversion; circuit simulation; electronic design automation; integrated circuit layout; Cadence Tools; IC chip; MOSIS; analog circuit fabrication; analog circuit layout; analog circuit schematic; analog circuit simulation; analog to digital converter; analog-leaf-cell; circuit design; pixel level detector circuit; post extraction simulation; sea-of-gates; semicustom design flow; Analog circuits; Analog-digital conversion; Automatic logic units; CMOS image sensors; Circuit simulation; Circuit testing; Detectors; Digital cameras; Fabrication; Video equipment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
University/Government/Industry Microelectronics Symposium, 2006 16th Biennial
Conference_Location :
San Jose, CA
ISSN :
0749-6877
Print_ISBN :
1-4244-0267-0
Type :
conf
DOI :
10.1109/UGIM.2006.4286389
Filename :
4286389
Link To Document :
بازگشت