DocumentCode :
3215288
Title :
Sequential optimisation without state space exploration
Author :
Mehrotra, A. ; Qadeer, S. ; Singhjal ; Brayton, R.K. ; Aziz, A. ; Sangiovanni-Vincentelli, A.L.
Author_Institution :
California Univ., Berkeley, CA, USA
fYear :
1997
fDate :
9-13 Nov. 1997
Firstpage :
208
Lastpage :
215
Abstract :
We propose an algorithm for area optimisation of sequential circuits through redundancy removal. The algorithm finds compatible redundancies by implying values over nets in the circuit. The potentially exponential cost of state space traversal is avoided and the redundancies found can all be removed at once. The optimised circuit is a safe delayed replacement of the original circuit. The algorithm computes a set of compatible sequential redundancies and simplifies the circuit by propagating them through the circuit. We demonstrate the efficacy of the algorithm even for large circuits through experimental results on benchmark circuits.
Keywords :
circuit optimisation; logic CAD; logic testing; sequential circuits; area optimisation; benchmark circuits; compatible sequential redundancies; redundancy removal; sequential circuits; sequential optimisation; state space exploration; state space traversal; Design automation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1997.643522
Filename :
643522
Link To Document :
بازگشت